## S.E. (Infor. Tech.) (Second Semester) EXAMINATION, 2010 PROCESSOR ARCHITECTURE AND INTERFACING (2008 COURSE) Time: Three Hours Maximum Marks: 100 - N.B. :- (i) Answer any three questions from each Section. - (ii)Answers to the two Sections should be written in separate answer-books. - Neat diagrams must be drawn wherever necessary. (iii) - Figures to the right indicate full marks. (iv) - Assume suitable data, if necessary. (v) ## SECTION I Draw the timing diagram of non-pipelined read cycle followed by 1. pipelined, write cycle and explain. [16] Or - Explain Control register set of 80386 with their formats. [10] 2. (a) - Give difference between 8086 and 80386. (b) [6] - How to generate .asm, .obj, .lst and .exe ? Give its 3. significance. [10] - Draw Interfacing diagram of 8086 with 8255 and explain. [6] P.T.O. [10] 4. (a) Draw block diagram of 8255 and explain. | | (b) | Explain the directives EXTRN and PUBLIC. | [6] | |----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | | | | | | 5. | (a) | How to convert Logical address to Physical address in | Real | | | | mode of 80386 ? Explain with example. | [8] | | | (b) | Draw the flow chart for switching from Real mode to Prote | ected | | | | mode and returning back to RM. (All hardware and soft | ware | | | | activities should be considered). | [10] | | | | Or | | | 6. | Exp | olain Logical to Physical address conversion when 80 | 0386 | | | opei | rating in Protected Mode. Draw necessary diagrams | and | | | form | nats. | [18] | | | | | | | | | SECTION II | | | 7. | (a) | Compare RM, VM and PM modes of 80386. | [10] | | | (b) | Write a short note on TSS of 80386. | [6] | | | | Or The Control of | | | 8. | (a) | What is Privileged Instructions ? Explain two example | s of | | | | Privileged Instructions. | [8] | | | (b) | Explain IDT of 80386 in detail with diagram and forma | t. [8] | | | | | | | 9. | (a) | Draw Internal memory organization of 8051. Explain. [8] | |-----|-----|---------------------------------------------------------------------| | | (b) | Explain Interrupt structure of 8051 with their priority | | | | structure. [10] | | | | Or | | 10. | (a) | Draw Interfacing diagram of 8051 with 8K $\times$ 8 RAM and 16 | | | | $K \times 8$ EPROM. [10] | | | (b) | Draw 8051 functional architecture diagram. [8] | | 11. | Exp | lain various operating modes of Timer of 8051 microcontroller. [16] | | | | Or | | 12. | Exp | lain various operating modes of serial communication of 8051 | [16] microcontroller. 9.