## T.E. (Computer Engineering) (Semester – I) Examination, 2010 MICROPROCESSORS AND MICROCONTROLLERS (New) (2008 Course) | 7 | Γim | e: . | 3 Hours | Ma explain the use of courses sent leading Ma | x. Marks: | 100 | |---|-----|------|-----------------------------|---------------------------------------------------------------------------------|-----------|-----| | | | In | structions : | 1) In Section I, attempt Q. No. 1 or Q.No. 2, Q. I. Q.No. 4, Q.No. 5 or Q.No.6. | | | | | | | | 2) In Section II, attempt Q.No. 7 or Q. No.8, Q. Q.No.10, Q.No.11 or Q.No.12. | | | | | | | | 3) Answers to the <b>two</b> Sections should be written separate books. | | | | | | | | 4) Neat diagrams must draw wherever necessary | | | | | | | | 5) Figures to the right indicate full marks. | | | | | | | | 6) Assuma suitable data if neaggam | | | | | | | | SECTION – I | | | | | 1. | a) | Compare 8038 | 86, 80486 and Pentium based on architecture. | | 6 | | | | b) | What is the fu | unction of each of the following pins? | | 6 | | | | | i) BRDY | ii) $\overline{ADS}$ iii) $\overline{BE0} - \overline{BE7}$ | | | | | | c) | What is Branc | ch Prediction in Pentium ? Explain with diagram. | | 6 | | | | | | OR Talleston Microcontest and the | | | | | 2 | a) | With the help | of neat block diagram, explain the architecture of | Pentium | | | | | ш) | processor. | of near block diagram, explain the architecture of | 1 Childin | 8 | | | | b) | Explain Data | Cache organisation of Pentium. | | 6 | | | | c) | What is the us | se of WB/ $\overline{WT}$ and $\overline{FLUSH}$ pins of Pentium. | | 4 | | | 3. | a) | With the help | of neat diagram, explain non-pipelined read bus c | cycle of | | | | | 3528 | Pentium. | many terms and a season and year to normann our | Auto 1 | 6 | | | | b) | List and expla | ain protected mode registers of Pentium Processor. | | 6 | | | | c) | What is the di | ifference between RESET and INIT pins of Pentiu | ım. | 4 | | | | | | OR SAME NO | | | | | 4. | a) | Describe diffe | erent addressing modes in Pentium with suitable ex | camples. | 8 | | | | b) | Draw and exp<br>memory with | plain memory interfacing mechanism for 32 bit and Pentium. | d 16 bit | 8 | | 5. | a) | Describe linear to physical address translation mechanism in Pentium. Draw the required data structures. | 8 | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | | b) | Draw and explain the use of control registers in Pentium. | 8 | | | | DRO TO NO. LONG. L | | | 6. | a) | How pages can be protected in Pentium? Explain in detail. | 8 | | | b) | Describe logical to linear address translation mechanism in Pentium. Draw the required data structures. | 8 | | | | own in nethrow ed blueds an SECTION - II | | | 7. | a) | What is Multitasking? Explain registers and descriptors are involved to support this feature in Pentium. | 8 | | | b) | How I/O devices are handled by Pentium processor? | 6 | | | c) | What are different classes of exception? | 4 | | | | SECTION - I SO | | | 8. | a) | How interrupts are handled in protected mode? Explain with the help of neat diagram. | 8 | | | b) | Explain Virtual Mode in Pentium. How does Pentium enters virtual mode ? | 6 | | 9 | | Explain Nested Task in Pentium. Explain the features of 8051 Microcontroller. | 4 | | , | | Draw and explain Program Status Word of 8051 Microcontroller. | 6 | | | | Explain MOVC and MOVX instruction of 8051 Microcontroller. | 4 | | | | OP | | | 10. | a) | What are different addressing modes in 8051? Explain with suitable examples. | 6 | | | | Explain how I/O pins of 8051 can be both input and output. | 6 | | | c) | What is the function of EA and PSEN pins of 8051 Microcontroller? | 4 | | 11. | | Describe different Timer modes of 8051 Microcontroller. | 8 | | | b) | Explain features and architecture of 8096 Microcontroller. | 8 | | | | OR | | | 12 | . a) | What are the different sources of interrupts in 8051? Explain interrupts handling mechanism in 8051. | 8 | | | b) | Describe serial port on 8051 with the help of SCON. | 8 | | | | | |