| <b>Total</b> | No. | of | Questions | : | 12] | | |--------------|-----|----|-----------|---|-----|--| |--------------|-----|----|-----------|---|-----|--| | SEAT No.: | | |-----------|--| |-----------|--| [Total No. of Pages: 3 ## P1759 ## [4859]-118 ## **B.E.** (Electronics) ## a - ADVANCED COMPUTER ARCHITECTURE (2008 Pattern) (Semester - I) (Elective - II) Time: 3 Hours [Max. Marks: 100] Instructions to the candidates: Answer any 3 questions from each section. Answers to the two sections should be written in separate books. *2*) 3) Neat diagrams must be drawn wherever necessary. 4) Assume suitable data, if necessary. **SECTION - I** What are the performance metrics and measures used for parallel **Q1**) a) computers? Explain. [8] Why do we need high speed computing? Explain von-newman computer b) architecture. [8] Explain instruction level parallelism. [2] c) OR Explain in brief Feng's classification and Handler's classification for *Q2*) a) parallel computer architectures. [8] State various applications of parallel processing. Explain the application b) of parallel processing in weather forecasting. [8] [2] c) What is cluster computing? What do you mean by EPIC? State and explain features of EPIC. **Q3**) a) [8] Explain the following terms w.r.t. pipeline processor. b) [8] i) Data buffering Job sequencing ii) iii) Collision prevention **Internal Forwarding** iv) | Q4) | a) | Compare superscalar & VLIW processor. | [8] | |---------------|----|---------------------------------------------------------------------------------------------------|-----------------------| | | b) | What are different pipelining Hazards? How can these hazards be detected and resolved. | eted<br>[ <b>8</b> ] | | | | | | | Q5) | a) | Explain pipeline chaining with example. | [8] | | | b) | Explain: | [8] | | | | i) Vector loops | | | | | ii) Any two vector optimizing Functions | | | | | OR | | | Q6) | a) | Explain bottlenecks of vector processing. | [8] | | | b) | Draw and explain computation section of Cray - I vector processor. | [8] | | | | SECTION - II | | | <b>Q7)</b> a) | | Discuss in detail static and dynamic topologies used in interconnect network. | tion<br>[ <b>8</b> ] | | | b) | What is inter PE communication? Explain network design decisions inter PE communications. | for<br><b>10]</b> | | | | OR | | | Q8) | a) | Write and explain a parallel algorithm for array processor to comp FFT? | oute<br>[ <b>8</b> ] | | | b) | Explain cube interconnection network and hyper cube interconnect network. | tion<br>[ <b>10</b> ] | | Q9) | a) | Explain in brief: | [8] | | | | i) Loosely coupled multiprocessors. | | | | | ii) Tightly coupled multiprocessors. | | | | b) | What is memory contention? Explain the arbitration techniques to reso<br>the issue of contention. | olve<br>[ <b>8</b> ] | | | | OR | | | <b><i>Q10</i></b> )a) | Write short note on inter process communication & synchronization.[8] | | | | | | |-----------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|--|--|--| | b) | - | plain in brief desirable processor characteristics for multipro-<br>nitecture. | cessor | | | | | <b><i>Q11)</i></b> a) | a) Explain in brief latency hiding techniques. | | | | | | | b) | Explain synchronous & asynchronous message passing in par programming. | | | | | | | | | OR | | | | | | <b>Q12)</b> a) | Exp | plain use of following primitives w.r.t. parallel programming. | [8] | | | | | | i) | Send (); | | | | | | | ii) | Receive (); | | | | | | | iii) | Fork (); | | | | | | | iv) | Join(); | | | | | b) What are the issues involved in multithreaded architecture? Explain. [8] + + +