[Total No. of Printed Pages—2

| Seat |   |   |
|------|---|---|
| No.  | 9 | 0 |

[5152]-172

## S.E. (I.T.) (I Sem.) EXAMINATION, 2017 COMPUTER ORGANIZATION (2012 PATTERN)

|      | -COM.       | CIEI  | UliGANIZA | LION    |       |   |           |
|------|-------------|-------|-----------|---------|-------|---|-----------|
|      |             | (2012 | PATTERN)  |         |       |   |           |
| Time | : Two Hours |       |           | Maximum | Marks | : | <b>50</b> |

- **N.B.** :— (i) Neat diagrams must be drawn wherever necessary.
  - (ii) Figures to the right indicate full marks.
  - (iii) Assume suitable data, if necessary.
- 1. (a) Perform multiplication operation on the following signed binary numbers using Booth's recording technique. Multiplicand = 0101101, Multiplier = 0011110. Justify whether given multiplier is good or worst.
  - (b) Draw internal structure of ALU and explain its functioning. [6] Or
- **2.** (a) Describe function of various signals used in maximum mode operation of 8086. [7]
  - (b) Perform multiplication operation on the following signed binary numbers using Booth's bit pair recoding technique. Multiplicand = 01101, Multiplier = 1010. Justify whether given multiplier is good or worst.
- **3.** (a) Draw and explain programmer's model of 8086 microprocessor. [6]
  - (b) Explain the micro operations performed for fetching a word from memory and storing a word in memory. [6]

| 4.        | (a)          | Explain memory segmentation in 8086. List out the advantages                                                                    |  |  |  |  |  |  |
|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|           |              | of it. [6]                                                                                                                      |  |  |  |  |  |  |
|           | ( <i>b</i> ) | Compare hardwired control unit with micro-programmed control                                                                    |  |  |  |  |  |  |
|           |              | unit. [6]                                                                                                                       |  |  |  |  |  |  |
|           |              |                                                                                                                                 |  |  |  |  |  |  |
| <b>5.</b> | (a)          | Explain different memory access methods. [6]                                                                                    |  |  |  |  |  |  |
|           | ( <i>b</i> ) | Explain how snoopoy protocol resolves the problem of cache                                                                      |  |  |  |  |  |  |
|           |              | coherence. [6]                                                                                                                  |  |  |  |  |  |  |
|           |              | Or                                                                                                                              |  |  |  |  |  |  |
| 6.        | (a)          | Explain whether write through or write back policy is better                                                                    |  |  |  |  |  |  |
| •         | (4)          | in cache memory. [6]                                                                                                            |  |  |  |  |  |  |
|           | (b)          | Write a note on RAID. [6]                                                                                                       |  |  |  |  |  |  |
|           | (0)          | Write a note on Italia.                                                                                                         |  |  |  |  |  |  |
| 7.        | (a)          | Explain the need of I/O module. Compare memory mapped                                                                           |  |  |  |  |  |  |
|           | (a)          | 200                                                                                                                             |  |  |  |  |  |  |
|           | (1)          | I/O with I/O mapped I/O. [7]                                                                                                    |  |  |  |  |  |  |
|           | ( <i>b</i> ) | Elaborate the feature and functions of 8255. [6]                                                                                |  |  |  |  |  |  |
|           |              | Or                                                                                                                              |  |  |  |  |  |  |
| 8.        | (a)          | Draw block diagram of USART. [5]                                                                                                |  |  |  |  |  |  |
|           | <i>(b)</i>   | Write a note on peripheral component interface bus. [4]                                                                         |  |  |  |  |  |  |
|           | (c)          | Explain the significance of HOLD and HLDA signals in DMA                                                                        |  |  |  |  |  |  |
|           |              | operation. [4]                                                                                                                  |  |  |  |  |  |  |
|           |              | 3.3                                                                                                                             |  |  |  |  |  |  |
|           |              |                                                                                                                                 |  |  |  |  |  |  |
|           |              |                                                                                                                                 |  |  |  |  |  |  |
|           |              |                                                                                                                                 |  |  |  |  |  |  |
|           |              | $C_{\lambda}$ $C_{0}$ ,                                                                                                         |  |  |  |  |  |  |
|           |              | 25 m                                                                                                                            |  |  |  |  |  |  |
|           |              |                                                                                                                                 |  |  |  |  |  |  |
| [5152     | 2]-172       | 2                                                                                                                               |  |  |  |  |  |  |
|           |              | W.                                                                                                                              |  |  |  |  |  |  |
|           |              | Write a note on peripheral component interface bus. [4] Explain the significance of HOLD and HLDA signals in DMA operation. [4] |  |  |  |  |  |  |
|           |              |                                                                                                                                 |  |  |  |  |  |  |