Total No. of Questions—8]

[Total No. of Printed Pages—3

| Seat |     |
|------|-----|
| No.  | 3.0 |

[5152]-177

## S.E. (Information Technology) (Second Semester) EXAMINATION, 2017

## PROCESSOR ARCHITECTURE AND INTERFACING (2012 PATTERN)

Time: Two Hours

Maximum Marks: 50

- N.B. :— (i) Answer Q. No. 1 or Q. No. 2, Q. No. 3 or Q. No. 4, Q. No. 5 or Q. No, 6, Q. No. 7 or Q. No. 8
  - (ii) Neat diagrams must be drawn wherever necessary.
  - (iii) Figures to the right indicate full marks.
  - (iv) Assume suitable data, if necessary.
- 1. (a) Explain the following bits of EF lag register in 80386 processor:
  - (i) IOPL
  - (ii) VM
  - (iii) TF.

[6]

- (b) Explain the assembler directives in 80386 programming:
  - (i) .model
  - (ii) .data.

[6]

Or

- **2.** (a) Draw the timing diagram of pipelined bus cycle for write operation in 80386. Show status of important signals. [6]
  - (b) State with examples any six addressing modes of 80386 processor. [6]

P.T.O.

| <b>3.</b> | (a)          | Explain with a neat diagram the page translation mechanism    |
|-----------|--------------|---------------------------------------------------------------|
|           |              | in 80386 protected mode. [7]                                  |
|           | <i>(b)</i>   | What are privileged instructions in 80386 processor? Explain  |
|           |              | any two privileged instructions. [6]                          |
|           |              | Or                                                            |
| 4.        | ( <i>a</i> ) | Explain the process of entering and leaving in virtual 8086   |
|           |              | mode of 80386. [7]                                            |
|           | ( <i>b</i> ) | Explain with a neat diagram the interrupt Descriptor Table    |
|           | Dr.          | in 80386. [6]                                                 |
|           |              | 20 8.15°.                                                     |
| <b>5.</b> | (a)          | Draw and explain the internal memory organization of 8051.[6] |
|           | <i>(b)</i>   | Draw the functional architecture diagram of 8051              |
|           |              | microcontroller. [6]                                          |
|           |              | Or                                                            |
| c         | (~)          | Explain the following instruction of 8051: [6]                |
| 6.        | (a)          | Explain the following instruction of 8051: [6]                |
|           |              | (i) ADD A, # 10                                               |
|           |              | (ii) MUL AB                                                   |
|           |              | (i) ADD A, # 10 (ii) MUL AB (iii) MOVC A, @ A + PC            |
|           | <i>(b)</i>   | Compare the following instructions of 8051: [6]               |
|           |              | (i) RET and RETI                                              |
|           |              | (ii) SJMP and AJMP.                                           |
|           |              |                                                               |

- List the interrupts supported by 8051 with their vector 7. (a)addresses & default priorities. [7]
  - Explain the TMOD & TCON SFR of 8051 microcontroller. [6] (*b*) Or
- Explain the following SFR of 8051 microcontroller: 8.  $(\alpha)$ 
  - Program Status Word
  - PCON Register.

[6]

of serie (*b*) Explain Mode 1 and Mode 2 of serial communication in 8051 microcontroller. [7]