| Total No. of Questions : 12] | SEAT No.: | |------------------------------|-------------------------| | P4013 | [Total No. of Pages : 3 | | [535 | 3]-17 | | | omputor) | | | | T.E. (Computer) | | | | |-------------|----------------|------------------------------------------------------------------------------------------------------------------------|--|--|--| | | M | ICROPROCESSORS AND MICROCONTROLLERS | | | | | | (2008 Pattern) | | | | | | Time | e:3 E | Hours] [Max. Marks : 100 | | | | | Instr | ructio | ons to the candidates: | | | | | | 1) | Answer Question No. 1 OR 2, 3 OR 4, and 5 OR 6 from Section 1 and Q. No. 7 OR 8, 9 OR 10 and 11 OR 12 from Section II. | | | | | | <i>2)</i> | Answers to the two Sections must be written in separate answer books. | | | | | | 3) | Neat diagram must be drawn whenever necessary. | | | | | | 4) | Figures to the right indicate full marks. | | | | | | <i>5)</i> | Assume suitable data, if necessary. | | | | | | | SECTION - I | | | | | <b>Q</b> 1) | a) | Compare 80386, 80486, and the Pentium based on architecture. [6] | | | | | | b) | What is Branch Prediction in the Pentium? Explain with diagram. [6] | | | | | | c) | What is the function of each of the following pins? [6] | | | | | | | i) BRDY# | | | | | | | ii) ADS# | | | | | | | iii) BEO# - BE7# | | | | | | | OR | | | | | Q2) | a) | Describe cache organization of the Pentium. [6] | | | | | | b) | Which features makes the Pentium, a superscalar processor? Explain in | | | | | | | detail. [6] | | | | | | c) | Explain Floating Point Unit of the Pentium? [6] | | | | | <b>(12)</b> | ` | | | | | | <i>Q3</i> ) | a) | Explain addressing modes of the Pentium. [8] | | | | | | b) | What is the purpose of control registers? Explain significance of CR0 in | | | | | | | working of cache and paging unit. [8] | | | | | | | OR | | | | | <b>Q4</b> ) | a) | With the help of neat diagram, explain non-pipelined read bus cycle of | | | | | | | the Pentium. [6] | | | | *P.T.O.* | | b) | List and explain protected mode registers of the Pentium. | [6] | |-------------|------|-------------------------------------------------------------------------|-----| | | c) | Describe any two instructions. | [4] | | | | i) XADD | | | | | ii) BTC | | | | | iii) SWAPB | | | | | 20,7 20,7 | | | Q5) | a) | How logical address is translated to linear address in the Pentium. Dra | aw | | | | the required data structures. | [8] | | | b) | Describe call gate mechanism in details. Draw the related descript | tor | | | | formats, | [8] | | | | OR | | | <b>Q6</b> ) | a) | How linear address is translated to physical address in the Pentiu | | | | | | [8] | | | b) | | [8] | | | | SECTION - II | | | <b>Q</b> 7) | | | [6] | | | b) | | [6] | | | c) | | [6] | | | | OR N | | | <b>Q</b> 8) | a) | Explain IDT in Pentium in details. How interrupt handling in protect | | | | | | [6] | | | b) | | [6] | | | c) | Write any six difference between 8086 and virtual 86 mode. | [6] | | | | | Y | | <b>Q9</b> ) | | | 2] | | | b) | | [4] | | | | i) T <sub>1</sub> | | | | | ii) T <sub>0</sub> | | | | | OR | | | Q10 | ) a) | Explain addressing modes of 8051 microcontroller. Explain with suital | | | | 1. | | [8] | | | b) | Explain following 8051 instructions | [8] | | | | i) MOVC ii) MOVX | | | | | iii) SETB iv) RETI | | | | | | | | <b>Q11)</b> a) | Write features of 8096 microcontroller. | [4] | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | b) | Describe serial port on 8051 with the help of SCON. | [8] | | c) | Explain any two modes of timer operation in 8051. | [4] | | | OR | | | <b>Q12)</b> a) | How many interrupt sources are there in 8051? List them & exp interrupt handling mechanism in 8051. | lain<br><b>[8]</b> | | b) | Explain IE & IP registers of 8051 microcontroller. | [8] | | | | | | | | | | | | | | | | | | | Contraction of the second t | | | | | | | | | 8 | | | | | | | | | | | | | | | | |