Total No. of Questions - [08] Total No. of Printed Pages [02] G.R. No. U218-145 (ESE) ## **DECEMBER 2018/ENDSEM** S. Y. B. TECH. (INFORMATION TECHNOLOGY) (SEMESTER - I) COURSE NAME: DIGITAL ELECTRONICS AND LOGIC DESIGN COURSE CODE: ITUA21175 (PATTERN 2017) Time: [2 Hours] [Max. Marks: 50] - (\*) Instructions to candidates: - 1) Answer Q.1, Q.2, Q.3, Q.4, Q.5 OR Q.6, Q.7 OR Q.8 - 2) Figures to the right indicate full marks. - 3) Use of scientific calculator is allowed - 4) Use suitable data where ever required - Q.1) a) Do the following conversions: [6 marks] - i) (CD6)<sub>16</sub> = (----)<sub>10</sub> - ii) $(1234)_{10} = (----)_8$ - iii) $(25.675)_8 = ()_{16}$ OR - b) Perform following arithmetic using 2's Complement: - [6 marks] - i) (6)10 (10) 10 - ii) (-6) 10 (10) 10 - iii) (-6) 10 + (10) 10 - Q.2) a) List rules of BCD addition with example. Design (Truth [6 marks] Table, K-map, Logic Function, Circuit Diagram) BCD Adder using IC 7483. OR - b) Explain 3:8 Decoder IC 74138. Design (Truth Table, Logic Function, Circuit Diagram) Full Adder using IC 74138. - [6 marks] - Q.3) a) Draw pin diagram of IC 74191 & state function table. [6 marks] Design & draw Mod-11 (5 to 15) truncated UP counter using IC 74191. OR b) Draw & Explain 4 bit ring counter with state diagram. [6 marks] | Q.4) | a) | Implement the following functions using PLA | [4 marks] | |------|------------------|----------------------------------------------------------------------------------------|-----------| | | | $A(P, Q, R) = \sum m (0, 1, 6, 7)$ | | | | | $B(P, Q, R) = \sum m(1, 2, 4, 6)$ | | | | | MUSCHALLS OR MUSICAL | | | | b) | List, draw and explain ASM chart notations. | [4 marks] | | Q.5) | a) | What is VHDL? Write features of VHDL. Explain the structure of VHDL module. | [6 marks] | | | b) | What is the difference between Sequential and Concurrent execution of VHDL statements? | [4 marks] | | | c) | module. 8.0 80 7.0 , 8.0 20 20 2 0 , 2 0 , 2 0 , 2 0 , 1.0 | | | | | OR is at the later than pitting in | | | Q.6) | a) | List and explain the different VHDL program modeling styles. | [6 marks] | | | | indicas and gui soules u | | | | T <sub>n</sub> \ | Tick and American Liver Market | | | | DJ | List any 4 operators used in VHDL code and explain each with example. | [4 marks] | | | c) | Declare entity and architecture for 3:8 Decoder VHDL module. | [4 marks] | | Q.7) | a) | Draw 8086 architecture and explain each functional block. | [6 marks] | | | b) | Compare Microprocessor and Microcontroller with their applications. | [4 marks] | | | c) | Draw and explain the Von Neumann architecture. | [4 marks] | | | | ol Occupe to 1st Occupe Truth Table, | | | Q.8) | a) | Explain 8086 programmer model with neat diagram. | [6 marks] | | | b) | Draw and explain the Harvard architecture. | [4 marks] | | | c) | List main features of 8051 Microcontroller. | [4 marks] |