Total No. of Printed Pages: 2 G.R. No. Papellode: U339-134(T1) OCTOBER 2019 INSEM (T1) S. Y. B.TECH. (E & TC) (SEMESTER – III) COURSE NAME: ELECTRONICS DEVICES AND CIRCUITS **COURSE CODE: ETUA21184** ## (PATTERN 2018) Time: [1 Hour] [Max. Marks: 20] (\*) Instructions to candidates: 1) All questions are compulsory. 2) Figures to the right indicate full marks. 3) Use of scientific calculator is allowed. 4) Assume suitable data where ever required. Q1) Attempt any one a) Draw the neat circuit diagram and explain the working of [4+4] center tapped full-wave rectifier. Determine the peak output voltage for the bridge rectifier shown in figure. Assuming the practical model, what PIV rating is required for the diodes? The transformer is specified to have a 12 V rms secondary voltage for the standard 120 V across the primary. b) Explain the working of capacitor filter for half wave rectifier [4+4] with neat circuit diagram and output waveform. Determine the ripple factor for the filtered bridge rectifier with a load as indicated in figure below. ## Q2) Attempt any one A Common Emitter amplifier with bypass capacitor has [8] following parameters $V_{CC}$ = 20 V, $R_1$ = 100 K $\Omega$ , $R_2$ = 10 K $\Omega$ , $R_C$ = 2 K $\Omega$ , R<sub>E</sub> = 100 $\Omega$ , and $\beta$ = 50. Determine the operating point parameters VCEQ, ICQ, IBQ and stability factor (S). Draw the Hybrid Model of transistor for Common Emitter [4+4] b) configuration and give the significance of all four hybrid parameters. Derive the expression of stability factor (S) for voltage divider biasing circuit. ## Q3) Attempt any one - Draw output characteristic and transfer characteristic for n- [4] channel JFET. - Self-bias circuit using n-channel JFET has following [4] b) parameters: $V_{DD}$ = 18 V, $R_D$ = 4.7 K $\Omega$ , $R_s$ = 1.5 K $\Omega$ , $R_G$ = 1 M $\Omega$ , $V_p$ = -4 V, $I_{DSS}$ = 8 mA. Determine operating point parameters such as $V_{DSQ}$ , $V_{GSQ}$ and $I_{DQ}$ .