Total No. of Questions - [3] Total No. of Printed Pages: 02 | G.R. No. | | |----------|--| | G.R. NO. | | | | | | | | PAPER CODE U222-243(ESE) ## May 2022 (ENDSEM) EXAM S.Y. B. TECH. (SEMESTER - II) € ← TC COURSE NAME: ANALOG CIRCUITS COURSE CODE: ETUA22203 (PATTERN 2020) [Max. Marks: 30] Time: [1Hr] (\*) Instructions to candidates: Figures to the right indicate full marks. 'a' part of every question is compulsory 2) Use of scientific calculator is allowed 3) Use suitable data where ever required 4) a) Discriminate between active and passive filters with the help of various [4] 0.1 electronics parameters b) Sketch the circuit diagram of second order Butterworth Low Pass Filter. [6] Also draw the frequency response graph of it and write the formula to calculate its cut off frequency. OR b) Calculate the gain of first order LPF and second order LPF at frequencies 100 Hz and 2KHz. Cut off frequency fH = 1 KHz and maximum gain of [6] the filter is 10. a) A 5 bit R-2R ladder network with reference voltage of 10 V is given. [4] Q2 Calculate: 1) Full scale output voltage for digital input 11111 2) Output voltage for digital input 11001. b) Sketch the neat circuit diagram for Voltage To Current Converter with [6] Grounded Load and derive the complete expression for the load current $(I_L)$ . | | and the Flash ADC and explain its | [6] | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | <ul> <li>b) Sketch the neat circuit diagram of 2 bit Flash ADC and explain its working along with advantages and disadvantages.</li> <li>a) For a PLL 565, the free running frequency is 2.5 KHz, +VCC= +10V,</li> <li>a) For a PLL 565, the free running frequency is 2.5 KHz, +VCC= +10V,</li> </ul> | [4] | | Q.3 | -VEE= -10V. II deliber | | | | and Capture range. b) Sketch the block diagram of basic Phase Lock Loop (PLL) and give the | [6] | | | b) Sketch the block diagram of basic ridges significance of each block. OR | | | | | [6] | | | b) Justify with block diagram that how PLL is used as FM demodulator. | [0] | | | | |