Total No. of Questions - [2] Total No. of Printed Pages: 1 | G.R. No. | | |----------|--| | | | | PAPER CODE | V124-395 | |------------|----------| | | | ## March 2024 (INSEM) EXAM F.Y.B. TECH. (E&TC) (SEMESTER - II) **COURSE NAME:** Digital Electronics **COURSE CODE: ET12235** **(PATTERN 2023)** Time: [40 min] [Max. Marks: 20] - (\*) Instructions to candidates: - Figures to the right indicate full marks. - Use of scientific calculator is allowed 2) - Use suitable data wherever required 3) | 4) Solve any two sub questions from Question 1 and 2 | | | | | |------------------------------------------------------|---------------------------------------------------------------------------------|-------|--------|------------| | Question | Question Description | Marks | CO | Blooms | | No. | | | mapped | Taxonomy | | | | | | Level | | Q.1 | a) Convert following numbers in decimal | [5] | 1 | Understand | | | i) 54 <sub>16</sub> ii) 145 <sub>8</sub> iii) (10011001) <sub>2</sub> | | | | | | Perform Subtraction of following using 2's complement method | | 1 | | | 4 | 56 and 27 | | | Apply | | | b) Simplify the following Boolean expressions using the | | | | | | Boolean algebra rules and theorems. | [5] | | | | | $i)[A\overline{B}(C+BD+\overline{AB})]C$ | | 1 | | | | c) Realize 1-bit full subtractor circuits using K-map. (use Logic gates only) | [5] | 1 | Apply | | Q2 | a) Design a 5-bit comparator using a single 7485 IC and | [5] | 2 | Design | | b) De | one gate | | | 1 | | | b) Design a 16:1 mux using two 8:1 Mux | | , | | | | Implement following using 8:1 Mux | [5] | 2 | Design | | | $f(A, B, C) = \sum m(0,2,3,5,6)$ | | | | | | c) Design a logic circuit for <b>4-bit</b> Gray code to binary code conversion. | [5] | 2 | Design |